## 26.4 A 28GHz 41%-PAE Linear CMOS Power Amplifier Using a Transformer-Based AM-PM Distortion-Correction Technique for 5G Phased Arrays

Sheikh Nijam Ali', Pawan Agarwal<sup>2</sup>, Joe Baylon<sup>1</sup>, Srinivasan Gopal<sup>1</sup>, Luke Renaud<sup>1</sup>, Deukhyoun Heo<sup>1</sup>

<sup>1</sup>Washington State University, Pullman, WA, <sup>2</sup>MaxLinear, San Diego, CA

To fulfill the insatiable demand for high data-rates, the millimeter-wave (mmW) 5G communication standard will extensively use high-order complex-modulation schemes (e.g., QAM) with high peak-to-average power ratios (PAPRs) and large RF bandwidths. High-efficiency integrated CMOS power amplifiers (PA) are highly desirable for portable devices for improved battery life, reduced form factor, and low cost. To meet simultaneous requirements for high efficiency and reasonable linearity, PAs intended for use with complex modulation are often operated in Class-AB mode [1,2]. For small input amplitude in Class-AB, the device is turnedon and has an input capacitance ( $C_{gs}$ ) of ~(2/3)WLC<sub>ox</sub>. As the input amplitude becomes large, the device turns-off for part of the RF cycle, thus reducing its effective input capacitance. This input capacitance-modulation effect creates an input-amplitude-dependent phase shift in Class-AB mode resulting in an amplitude-modulation to phase-modulation (AM-PM) distortion [2] Consequently, it degrades linearity metrics (e.g., error vector magnitude (EVM), adjacent channel power ratio (ACPR)) in complex-modulation systems. External linearization techniques (e.g., digital pre-distortion) are often used in transmitters to meet linearity requirements, but they are complex in nature and expensive to implement. Apart from these, few works at low-GHz frequencies are reported to improve the PA's intrinsic linearity using a varactor- or PMOS-based AM-PM correction methods [1,2]. These works reduce the design overhead of external linearization systems; however, the inclusion of additional capacitive element to correct AM-PM degrades gain and efficiency, which is not optimal for mmW frequencies [1,2].

To address linearity, without degrading performance or introducing dramatic design complexity, we propose a 2-stage linear PA architecture where a compensation transformer is integrated into the amplifier chain to correct AM-PM distortion while maintaining high power efficiency. Figure 26.4.1 shows the conceptual architecture and waveforms of the proposed technique. The 1<sup>st</sup> and 2<sup>nd</sup> amplifiers are driver (DA) and power (PA) stage, respectively, and both are biased at Class-AB. A harmonically tuned, continuous Class-F load network is used in the 2<sup>nd</sup>-stage for high efficiency [3]. The transformer (T<sub>c</sub>) acts as an analog pre-distortion network, which is used to compensate for the AM-PM phase shift from the 2-stage amplifier. The proposed T<sub>c</sub> samples the RF signal from the input of the DA and generates a nonlinear phase response of  $\theta_c$ . The magnitude response of the  $\theta_c$  is designed to be larger than the inherent phase response of the DA,  $\theta_{DA}$  (i.e.  $|\theta_c| > |\theta_{DA}|$ ). The 2<sup>nd</sup> stage has a phase response of  $\theta_{PA}$ , and the design conditions (such as device size, bias level etc.) of this stage are set such that  $\theta_{PA}$ - $\theta_{S1}$ , where  $\theta_{S1}$ - $\theta_{C}$ + $\theta_{DA}$ . Thus, the net AM-PM distortion is reduced.

Figure 26.4.2 shows the complete schematic of the proposed architecture. The primary coil of the transformer is connected at the input signal path, while the secondary coil of the transformer is connected to an NMOS switch (M<sub>sw</sub>). The gate terminal of the M<sub>sw</sub> taps into the gate of the DA's device (M<sub>1</sub>), while the drain and source nodes are connected to a large-resistor for well-defined dc bias. As the input power ( $P_{in}$ ) rises in magnitude (large-signal), the net impedance of  $T_{c}$ primary coil creates an inverse characteristic in comparison to the net impedance created by  $C_{\alpha_{s1}}$  in the DA. By appropriately selecting the size of  $T_c$  and thereby controlling the net impedance change across  $P_{in}$ , a desired phase shift of  $\theta_{S1}$  can be generated at the output of DA. The layout and the equivalent circuit of the transformer for M<sub>sw</sub> on and off are shown in Fig. 26.4.2. If M<sub>sw</sub> is off, there is no current flow in the secondary coil of T<sub>c</sub>; therefore, the net inductance in primary coil remains unchanged (i.e.  $L_{eq.off} = L_{cp}$ ). Conversely, when  $M_{sw}$  is on, the secondary coil develops an opposing net current of ics, which reduces the net inductance to a lower value in primary coil,  $L_{eq,on} = L_{cp}(1-k_c^2)$ . The net impedance waveform for a large signal is shown in Fig. 26.4.2 for both T<sub>c</sub> and C<sub>ns1</sub> across P<sub>in</sub>.

The proposed AM-PM correction technique offers three key benefits for enhancing PA large-signal performance. First, the control signal of the transformer is directly tapped from the input of the DA's gate terminal, thus there is no need to implement any additional control circuitry. Since the tapped signal is in RF domain the correction process is instantaneous and synchronized with the DA's large-signal behavior, unlike the phase adjusting method in [2] limited to baseband

operation. Second, designers can allow lower quiescent bias current in the DA thus generating higher efficiency in contrast to typically designed low-efficiency Class-A DA. Finally, due to the inductive linearization, the net capacitive impedance at the input of the DA reduces; hence, high gain and efficiency can be achieved in the DA compared to other capacitive-based linearization methods as in [1].

To demonstrate the proposed technique, a PA prototype is fabricated in a 65nm CMOS process. Deeply scaled CMOS process used in moderate-to-high P<sub>0,sat</sub> (e.g., >10dBm) levels pose stability concerns due to an increased Miller effect from a large gate-drain capacitance ( $C_{gd}$ ). Hence, PAs often need to operate at compromised performance levels. To cope with this adverse effect, we integrate a tunable gate-drain transformer ( $T_{N1}$  and  $T_{N2}$ ) feedback neutralization network as implemented in [4], in both stages using a switched-substrate-shield layout (SSL) technique [5]. The continuous Class-F output matching network is designed using a multi-order tuned network consisting of 3<sup>rd</sup>-order harmonic matching [3]. Furthermore, a tunable inductor ( $L_{int}$ ) using the SSL technique is integrated into the inter-stage matching network. These tunable components ( $T_{N1}$ ,  $T_{N2}$ , and  $L_{int}$ ) provide flexibility to compensate PVT variations and mismatch, ensuring high performance.

Results of the AM-PM phase distortion at the 1<sup>st</sup> (DA), 2<sup>nd</sup> (PA), and 2-stage amplifier are shown in Fig. 26.4.3. Less than 0.7° measured phase distortion is achieved at P<sub>1dB</sub> for the 2-stage amplifier at 28GHz. The distortion is about 1.3° near P<sub>sat</sub> at 28GHz, enabling amplification of large PAPR signals like 64/256-QAM with low EVM. The PA achieves <1° measured phase distortion at P<sub>1dB</sub> across 27 to 31GHz. The large-signal performance for 1-tone signals are presented in Fig. 26.4.4. A PAE<sub>sat</sub> of 41% at 28GHz for P<sub>0.sat</sub> of 15.6dBm is achieved. The PAE<sub>sat</sub> varies between 38 and 41% from 26 to 29GHz while maintaining P<sub>sat</sub>>15dBm. The PA is tested under 64/256/512-QAM signals with 340/50/20MSym/s data-rate with measurement results summarized in Fig. 26.4.5. Due to the low AM-PM distortion at P<sub>1dB</sub> to P<sub>sat</sub> level, the PA shows high average power-efficiency for high-order-QAM signals without any external phase pre-distortion, while maintaining excellent EVM and ACPR results. The proposed technique dramatically improves the PA large-signal performance with traditional works.

Figure 26.4.6 summarizes recently reported silicon PAs intended for 5G band. At 28GHz, the proposed linear PA amplifies a 340MSym/s 64-QAM signal with –26.4dB EVM and –30dBc ACPR while achieving PAE of 18.2% at +9.8dBm of  $P_{o.avg}$ . Figure 26.4.7 shows the die micrograph of the PA with an active area of only 0.24mm<sup>2</sup>.

## Acknowledgements:

This work was supported in part by the U.S. NSF under Grant CNS-1705026, CNS-1564014, the Joint Center for Aerospace Technology Innovation (JCATI), and the NSF Center for Design of Analog–Digital Integrated Circuits (CDADIC). We also thank Keysight Technologies for measurement support.

## References:

[1] C. Wang et al., "A Capacitance-Compensation Technique for Improved Linearity in CMOS Class-AB Power Amplifiers," *IEEE JSSC*, vol. 39, no. 11, pp. 1927-1937, Nov. 2004.

[2] Y. Palaskas et al., "A 5-GHz 20-dBm Power Amplifier with Digitally Assisted AM-PM Correction in a 90-nm CMOS Process," *IEEE JSSC*, vol. 41, no. 8, pp. 1757-1763, Aug. 2006.

[3] S.N. Ali et al., "A 42–46.4% PAE Continuous Class-F Power Amplifier with  $C_{gd}$  Neutralization at 26–34 GHz in 65 nm CMOS for 5G Applications," *IEEE RFIC*, pp. 212-215, June 2017.

[4] S.N. Ali et al., "Reconfigurable High Efficiency Power Amplifier with Tunable Coupling Coefficient Based Transformer for 5G Applications," *IEEE IMS*, pp. 1177-1180, June 2017.

[5] P. Agarwal et al., "Switched Substrate-Shield-Based Low-Loss CMOS Inductors for Wide Tuning Range VCOs," *IEEE TMTT*, vol. 65, no. 8, pp. 2964-2976, Aug. 2017.

[6] S. Shakib et al., "A Highly Efficient and Linear Power Amplifier for 28-GHz 5G Phased Array Radios in 28-nm CMOS," *IEEE JSSC*, vol. 51, no. 12, pp. 3020-3036, Dec. 2016.

[7] S. Hu et al., "A 28GHz/37GHz/39GHz multiband linear Doherty power amplifier for 5G massive MIMO applications," *ISSCC*, pp. 32-33, Feb. 2017.

[8] B. Park et al., "Highly Linear mm-Wave CMOS Power Amplifier," *IEEE TMTT*, vol. 64, no. 12, pp. 4535-4544, Dec. 2016.

[9] M. Vigilante and P. Reynaert, "A 29-to-57GHz AM-PM compensated class-AB power amplifier for 5G phased arrays in 0.9V 28nm bulk CMOS," *IEEE RFIC*, pp. 116-119, June 2017.







s.

36









Figure 26.4.4: Measurement results of large-signal and linearity metrics.

| Ref.                                          | This Work                                                                | JSSC'16<br>[6]                                                        | ISSCC'17<br>[7]                                                    | TMTT'16<br>[8]                                                           | RFIC'17<br>[9]                                                            |
|-----------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------|
| Tech.                                         | 65nm<br>CMOS                                                             | 28nm<br>CMOS                                                          | 130nm<br>SiGe                                                      | 28 nm<br>CMOS                                                            | 28nm<br>CMOS                                                              |
| Freq. (GHz)                                   | 28                                                                       | 30                                                                    | 28                                                                 | 28                                                                       | 34                                                                        |
| V <sub>DD</sub> (V)                           | 1.1                                                                      | 1.0                                                                   | 1.5                                                                | 1.1                                                                      | 0.9                                                                       |
| Gain (dB)                                     | 15.8                                                                     | 15.7                                                                  | 18.2                                                               | 10                                                                       | 20.8                                                                      |
| Po,1dB (dBm)                                  | 14                                                                       | 13.2                                                                  | 15.2                                                               | 14                                                                       | 13.4                                                                      |
| P <sub>o,sat</sub> (dBm)                      | 15.6                                                                     | 14                                                                    | 16.8                                                               | 14.8                                                                     | 16.6                                                                      |
| PAE <sub>1dB</sub> (%)                        | 34.7                                                                     | 34.3                                                                  | 19.5                                                               | 35.2                                                                     | 12.6                                                                      |
| PAE <sub>max</sub> (%)                        | 41                                                                       | 35.5                                                                  | 20.3                                                               | 36.5                                                                     | 24.2                                                                      |
| AM-PM (deg.)<br>@P <sub>1dB</sub>             | 0.7                                                                      | NA+                                                                   | NA                                                                 | NA                                                                       | 1.1#                                                                      |
| Modulated<br>Signal<br>Measurement<br>Results | 64-QAM<br>340Msym/s<br>+9.8dBm<br>-26.4dB EVM<br>-30dBc ACPR<br>18.2%PAE | 64-QAM<br>250Msym/s<br>+4.2dBm<br>-25dB EVM<br>-26.4dBc ACPR<br>9%PAE | 64-QAM<br>500Msym/s<br>+9.2dBm<br>-27dB EVM<br>-28.4dBc ACPR<br>NA | 64-QAM<br>80Msym/s<br>+6.8dBm<br>-27.4dB EVM<br>-34dBc ACPR<br>16.5% PAE | 64-QAM<br>337Msym/s<br>+10.1dBm<br>-25dB EVM<br>-32.1dBc ACPR<br>5.8% PAE |
|                                               | 256-QAM<br>50Msym/s<br>+9.4dBm<br>-31.7dB EVM<br>-28dBc ACPR<br>16.3%PAE | NA                                                                    | NA                                                                 | NA                                                                       | NA                                                                        |
| Active Area<br>(mm <sup>2</sup> )             | 0.24                                                                     | 0.16                                                                  | 1.76**                                                             | 0.28                                                                     | 0.16                                                                      |
| Topology                                      | Transformer<br>based AM-PM<br>correction                                 | Inductive<br>source<br>degeneration                                   | Doherty                                                            | 2 <sup>nd</sup> harmonic<br>short,<br>common-source                      | PMOS varactor<br>based AM-PM<br>compensation                              |

Figure 26.4.6: Comparison with mmW silicon PAs.

