#### **EE 434**

# **Catalog Description:**

ASIC architectures and design methods; digital systems and circuits; system test methods.

Semester: Fall, 2013

**Instructor:** Jacob Murray

Office: Sloan 354

Email: jmurray@eecs.wsu.edu

**Phone:** N/A

Office Hours: Mon, Wed, 3 pm – 4 pm or by appointment

TA: Dongjin Lee

TA's email: dlee2@eecs.wsu.edu

**TA Office:** Sloan 354

**TA's office hours:** Mon, Wed, 11 am - 12 pm

Credits: 3

## **Structure:**

Three one-hour lectures per week, 4 moderately complex digital design projects, 5 homework assignments, 1 to 2 midterm and 1 final exam.

# **Topics:**

- (1) CMOS Circuit design methodologies: Different circuit design styles, comparative analysis. (6)
- (2) Implementation methods: Custom & Semicustom design, Standard-cell based design, and Array based design, Layout, Place & Route, Power grid and clock design. (6)
- (3) FPGA: Comparison between standard ASICs and FPGAs. Different FPGA families, their advantages and disadvantages (8)
- (4) RTL design & synthesis: VHDL & Verilog. Design of Simple Processors, Network routers and other important Digital blocks. Emphasis on synthesis, Synthesis through scripts, use of Synopsys Design Compiler. (14)

(5) Design for Testability (DFT) techniques: Fault models, Fault equivalence, BIST, LFSR, MISR, Scan design, JTAG, IDDQ Test, SoC Test, P1500. (8)

### **Textbooks:**

FPGA-BASED System Design by Wayne Wolf, Prentice Hall, 2004, ISBN 0-13-142461-0

#### **Other References:**

- (1) Analysis and Design of Digital Integrated Circuits by Hodges, Jackson and Saleh, Third Edition, McGraw hill, ISBN 0-07-228365-3
- (2) Essentials of Electronic Testing for Digital, Memory and Mixed-Signal VLSI Circuits by M. L. Bushnell and V. D. Agrawal, Boston: Springer, 2005, ISBN 0-7923-7991-8
- (3) The Designer's Guide to VHDL by Peter J. Ashenden, Morgan Kaufmann, ISBN 1558606742
- (4) Fundamentals of digital logic with verilog design by Brown & Vranesic, McGraw hill, ISBN 0-07-283878-7

## **Grading:**

**Homework Assignments** 20%

**Midterms** 20% (10% each)

Lab Assignments 30%

Final Exam 30%

## **Assignments:**

There will be a number of homework assignments and lab assignments. Students are expected to work individually on the homework assignments. The lab assignments can be done in a group of two.

Reasonable accommodations are available for students who have a documented disability.

Please notify the instructor during the first week of class of any accommodations needed for

the course. Late notification may cause the requested accommodations to be unavailable. All accommodations must be approved through the Disability Resource Center (DRC) in Administration Annex room 205, 335-1566, email:drc@mail.wsu.edu in Pullman.