#### EE434

## **ASIC and Digital Systems**

### Final Exam

# Apr. 30, 2018. (8am - 10am)

# Instructor: Dae Hyun Kim (<u>daehyun@eecs.wsu.edu</u>)

#### Name:

#### WSU ID:

| Problem | Points |  |
|---------|--------|--|
| 1       | 20     |  |
| 2       | 10     |  |
| 3       | 20     |  |
| 4       | 20     |  |
| 5       | 20     |  |
| 6       | 20     |  |
| 7       | 20     |  |
| 8       | 20     |  |
| Total   | 150    |  |

## Problem #1 (Logic Design, 20 points)

The following shows a three-input NAND gate surrounded by F/Fs.



The inputs (ABC) are generated from an input generator as follows:



In other words, ABC=(1,1,1) during even clock cycles and (0 or 1, 0 or 1, 0 or 1) during odd clock cycles. The probabilities that A, B, and C become 0 or 1 during the odd clock cycles are as follows:

A: 0 (0.2), 1 (0.8) B: 0 (0.3), 1 (0.7) C: 0 (0.4), 1 (0.6)

Assign the input signals (the outputs of the F/Fs) to the gates of the three NFETs. You should minimize the total dynamic power consumption. The dynamic power is computed by  $afCV_{DD}^2$  where  $\alpha$  is the switching factor.

## Problem #2 (Logic Design, 10 points)

The following figure shows the NFET network of a static CMOS logic gate. *Y* is the output and  $A \sim F$  are the inputs of the gate. Express *Y* as a Boolean function of the inputs.



## Problem #3 (Logic Design, 20 points)

1) Design a positive D-latch (Q=D when CK=high, Q=hold when CK=low) using transmission gates only. Available inputs:  $D, \overline{D}, CK, \overline{CK}$ . Outputs:  $Q, \overline{Q}$ . You cannot use Power ( $V_{DD}$ ) and Ground ( $V_{SS}$ ). Use the following symbols for the transmission gates.



Try to minimize the # transmission gates.

2) Design a positive D-latch using transmission gates only. Available inputs:  $D, \overline{D}, CK, \overline{CK}$ . Outputs:  $Q, \overline{Q}$ . You can use Power ( $V_{DD}$ ) and Ground ( $V_{SS}$ ) too. Try to minimize the # transmission gates.

3) Does the D-latch design in Problem 1) have any problems? If yes, discuss the problems.

### Problem #4 (DC Characteristics, 20 points).

The following circuit shows an inverter design. When *A* is 0, *Y* is  $V_{DD}$ . When *A* is  $V_{DD}$ , *Y* is close to 0. Sketch a DC characteristic curve for the inverter. You should split the curve into regions and show the operation mode of the NFET in each region. Express the output voltage  $V_Y$  as a function of R,  $V_A$ ,  $V_{tn}$ ,  $\beta_n$ ,  $V_{DD}$  in each region.



- For the current in saturation mode, use  $I = \frac{1}{2}\beta_n (V_{GS} V_{tn})^2$ .
- For the current in linear mode, use  $I = \beta_n \left\{ (V_{GS} V_{tn}) V_{DS} \frac{1}{2} V_{DS}^2 \right\}$

## Problem #5 (Interconnects, 20 points)

The following shows two nets connecting three gates  $(G_1, G_2, G_3)$ . To reduce the delay, you insert buffers between  $G_1$  and  $G_2$  and between  $G_2$  and  $G_3$ . The total number of buffers you insert is k (constant). Thus, the total number of buffers you insert between  $G_1$  and  $G_2$  is a and the total number of buffers you insert between  $G_2$  and  $G_3$  is k - a. Find a, i.e., express a as a function of  $L_1, L_2, k$  minimizing the total delay (from  $G_1$  to  $G_3$ ).



• All the gates (*G*<sub>1</sub>, *G*<sub>2</sub>, *G*<sub>3</sub>) and the buffers are of the same type (i.e., they have the same output resistance, input capacitance, and internal delay).

## Problem #6 (Timing Analysis, 20 points)



The figure shown above shows a multi-cycle logic. In general, a logic between two pipeline stages (or FFs) takes one clock cycle. If the logic delay is greater than the clock period, however, we can consider the logic a two-cycle logic, which takes two clock cycles. If a logic requires more than one clock cycle, it is called a multi-cycle logic. The waveform shows how the data captured by D-F/F 1 is computed and transferred to D-F/F 2 after two clock cycles. The controller logic guarantees that each data fed into Logic 1 through D-F/F 1 is held for two clock cycles.

Find a setup time and a hold time constraints for Logic 1 shown above. Use the following constants.

- For D-F/F 1
  - Setup time:  $s_1$ , Hold time:  $h_1$ , C-Q delay:  $C_1$
- For D-F/F 2
  - Setup time:  $s_2$ , Hold time:  $h_2$ , C-Q delay:  $C_2$
- Logic 1 delay: L<sub>1</sub>
- Clock period: T<sub>CK</sub>
- Delay from CLK to D-FF 1: D<sub>1</sub>
- Delay from CLK to D-FF 2: D<sub>2</sub>

Setup time:

Hold time:

## Problem #7 (Timing Analysis, 20 points)

The following figure shows a general signal path. Assume that 1) each gate is combinational, 2) each gate has multiple input ports, 3) each gate has one output port, and 4) there is no feedback path in the circuit. Gi is the *i*-th combinational gate.



Suppose the slacks (= required time – arrival time) at the output ports of gate  $G_2$  and  $G_4$  are  $S_{G2}$  and  $S_{G4}$ , respectively. Prove or disprove that  $S_{G4} < S_{G2}$  is always satisfied.

## Problem #8 (Timing Analysis, 20 points)

Find all setup and hold time constraints (inequalities) for the following system.



Use the followings for the constraints:

- Clock period: T<sub>CLK</sub>
- Delay from the clock source to the clock pin of D-F/F 1: D<sub>1</sub>
- Delay from the clock source to the clock pin of D-F/F 2: D<sub>2</sub>
- C-Q delay of D-F/F 1: C<sub>1</sub>
- C-Q delay of D-F/F 2: C<sub>2</sub>
- Delay of Logic 1: L<sub>1</sub>
- Delay of Logic 2: L<sub>2</sub>
- Setup time of D-F/F 1: S<sub>1</sub>
- Setup time of D-F/F 2: S<sub>2</sub>
- Hold time of D-F/F 1:  $H_1$
- Hold time of D-F/F 2: H<sub>2</sub>