#### **EE434**

# **ASIC and Digital Systems**

#### **Final Exam**

# **May 4, 2021. (1pm – 4pm)**

# **Instructor: Dae Hyun Kim [\(daehyun@eecs.wsu.edu\)](mailto:daehyun@eecs.wsu.edu)**

#### **Name:**

#### **WSU ID:**



#### **Problem #1 (Interconnect Optimization, 40 points)**

In the figure below, the driver is driving the sink through a long wire. The wire length is  $2L$  (um).



- $R_0$ ,  $C_0$ ,  $d_0$ : The output resistance, the input capacitance, and the internal delay of the gates, respectively.
- $r_1, c_1$ : Unit wire resistance and capacitance of metal layer 3
- $r_2, c_2$ : Unit wire resistance and capacitance of metal layer 4

Answer the following questions.

(a) (5 points) The first wire segment is routed on the metal layer 3 and the second wire segment is routed on the metal layer 4 as shown below. Express the total delay  $d_A$  from the output of the driver to the input of the sink as a function of the parameters above.



(b) (5 points) The first wire segment is routed on the metal layer 4 and the second wire segment is routed on the metal layer 3 as shown below. Express the total delay  $d_R$  from the output of the driver to the input of the sink as a function of the parameters above.



(c) (6 points) When are they  $(d_A \text{ and } d_B)$  equal? Show the condition for  $d_A = d_B$ .

$$
d_A - d_B = (r_1c_2 - r_2c_1)L^2
$$
, so  $d_A = d_B \Leftrightarrow \frac{r_2}{r_1} = \frac{c_2}{c_1}$ .

- (d) (2 points) If  $r_1 = r_2$  and  $c_1 > c_2$ ,  $d_A > d_B$ . (True / **False**)
- (e) (2 points) If  $c_1 = c_2$  and  $r_1 > r_2$ ,  $d_A > d_B$ . (**True** / False)

Now, you are supposed to route the driver and the sink using metal layer 3 and 4. However, the total wire length in the metal layer 3 should  $L$  (um). Similarly, the total wire length in the metal layer 4 should also be  $L$  (um). The following shows an example.



Answer the following questions.

In general, suppose you have a metal 3 wire  $(w_{3,1})$ , then a metal 4 wire  $(w_{4,1})$ , then a metal 3 wire  $(w_{3,2})$ , etc. Thus, you have  $w_{3,1}$ ,  $w_{4,1}$ ,  $w_{3,2}$ ,  $w_{4,2}$ , …,  $w_{3,n}$ ,  $w_{4,n}$ . Suppose  $w_{i,j}$  is the length of the *j*-th segment in the metal *i* layer ( $w_{i,j} \ge 0$ ,  $\sum w_{3,j} = L$ ,  $\sum w_{4,j} = L$ ). Then, the total delay is

$$
d = R_0(c_1L + c_2L + C_0) + r_1LC_0 + r_2LC_0 + \sum_{j=1}^n (r_1w_{3,j}(C_{3,j})) + \sum_{j=1}^n (r_2w_{4,j}(C_{4,j}))
$$

$$
+ \sum_{j=1}^n \frac{1}{2}r_1c_1w_{3,j}^2 + \sum_{j=1}^n \frac{1}{2}r_2c_2w_{4,j}^2
$$

where  $C_{i,j}$  is the downstream capacitance of  $w_{i,j}$ . We can differentiate it w.r.t.  $w_{3,j}$  and  $w_{4,j}$  and set them to 0 to find optimal  $w_{3,j}$  and  $w_{4,j}$ . However, it is quite complicated, so we can solve the problem intuitively.

(f) (10 points) If  $r_1 = r_2$  and  $c_1 > c_2$ , how would you route it to minimize the total delay?

If  $c_1 > c_2$ , it is better to place the metal layer 3 wires in the left half. A wire segment has to drive its downstream capacitance, so if the left half of the net is routed in the metal layer 3, the wire segments on the right half can drive smaller cap. Thus, the answer is



(g) (10 points) If  $c_1 = c_2$  and  $r_1 > r_2$ , how would you route it to minimize the total delay?

If  $r_1 > r_2$ , it is better to place the metal layer 3 wires in the right half so that the wires on the left half (which have smaller wire resistance) drive larger cap and the wires on the right half (which have larger wire resistance) drive smaller cap. Thus, the answer is



#### **Problem #2 (Interconnect Optimization, 40 points)**

The following figure shows a net optimized by buffer insertion. The driver and the sink are denoted by  $K_D$  and  $K_S$ , respectively, and the inserted buffers are denoted by  $B_i$  (1  $\leq$  $i \leq n-1$ ).  $n \geq 2$ , i.e., there is at least one buffer between the driver and the sink.



- Output resistance of  $K_p: R_p$
- Output resistance of  $B_i$  (1  $\leq i \leq n-1$ ):  $R_i$  (e.g.,  $R_1, R_2, ...$ )
- Input capacitance of  $K_s: C_s$
- Input capacitance of  $B_i$  (1 $\leq i \leq n-1$ ):  $C_i$
- Delay of  $B_i$   $(1 \le i \le n-1)$ :  $D_i$
- Length of the *i*-th net  $(1 \le i \le n)$ :  $s_i$  (um)
- $\sum_{i=1}^{n} s_i = L$  (um)
- Unit wire resistance of the *i*-th net  $(1 \le i \le n)$ :  $r_i$  ( $\Omega$ /um)
- Unit wire capacitance of the *i*-th net  $(1 \le i \le n)$ :  $c_i$  (fF/um)

We assume that the net is optimized to minimize the delay from the driver to the sink. Resizing a buffer means upsizing or downsizing the buffer.

Answer the following questions <u>for  $n = 10$ </u> (i.e., we have inserted 9 buffers optimally):

(Correct: +4 points, No answer: 0 point, Wrong: -2 points)

- If  $r_1$  increases and we don't want to resize the buffers, we should increase  $s_1$  to minimize the total delay. (True / **False**)
- If  $r_1$  increases and we don't want to resize the buffers, we should increase  $s_n$  to minimize the total delay. (**True** / False)
- If  $c_1$  increases and we don't want to resize the buffers, we should increase  $s_1$  to minimize the total delay. (True / **False**)
- If  $c_1$  increases and we don't want to resize the buffers, we should increase  $s_n$  to minimize the total delay. (**True** / False)
- If  $r_1$  increases and we don't want to move the buffers, we should upsize  $B_1$  to minimize the total delay. (True / **False**)
- If  $r_1$  increases and we don't want to move the buffers, we should upsize  $B_{n-1}$  to minimize the total delay. (True / **False**)
- If  $c_1$  increases and we don't want to move the buffers, we should upsize  $B_1$  to minimize the total delay. (True / **False**)
- If  $c_1$  increases and we don't want to move the buffers, we should upsize  $B_{n-1}$  to minimize the total delay. (True / **False**)
- If  $r_1$  and  $c_1$  increase at the same time and we don't want to resize the buffers, we should increase  $s_1$  to minimize the total delay. (True / **False**)
- If  $r_1$  and  $c_1$  increase at the same time and we don't want to move the buffers, we should upsize  $B_1$  to minimize the total delay. (True / **False**)

Suppose  $R_D = R_0$  and  $C_S = C_n$ . Then, the delay of segment  $s_k$  is

$$
\tau_k = R_{k-1}(c_k \cdot s_k + C_k) + r_k \cdot s_k \cdot C_k + \frac{1}{2} r_k c_k s_k^2
$$

Then, the total delay is

$$
\tau = \sum_{k=1}^{n} \tau_k + \sum_{k=1}^{n-1} D_k = \sum_{k=1}^{n} R_{k-1} c_k s_k + \sum_{k=1}^{n} R_{k-1} c_k + \sum_{k=1}^{n} r_k s_k c_k + \frac{1}{2} \sum_{k=1}^{n} r_k c_k s_k^{2} + \sum_{k=1}^{n-1} D_k
$$

#### **Problem #3 (Interconnect Optimization, 20 points)**

The following shows a buffer insertion problem. The triplet  $(R, C, D)$  of a gate is the (output resistance, input capacitance, internal delay) of the gate.



- $L:$  Net length
- $r, c$ : Unit wire resistance and capacitance

You insert three buffers as shown above (2X, 4X, 8X) to minimize the delay. Find their locations (i.e., find  $s_1, s_2, s_3$ ).

 $d = R_0(c s_1 + 2C_0) + r s_1 2C_0 + \frac{1}{2}r c s_1^2 + \frac{R_0}{2}(c s_2 + 4C_0) + r s_2 4C_0 + \frac{1}{2}r c s_2^2 + \frac{R_0}{4}(c s_3 +$  $8C_0$ ) +  $rs_38C_0 + \frac{1}{2}rcs_3^2 + \frac{R_0}{16}(cs_4 + 16C_0) + rs_416C_0 + \frac{1}{2}rcs_4^2 + D$  where D is the sum of the internal delays of the buffers.

 $\partial d$  $\frac{\partial d}{\partial s_1} = R_0 c + 2rC_0 + rcs_1 - \frac{R_0}{16}c - 16rC_0 - rcs_4 = 0$ , so  $s_1 = s_4 - \frac{15R_0}{16r} + 14\frac{C_0}{c}$ <u>oa</u>  $\frac{\partial d}{\partial s_2} = \frac{R_0 c}{2} + 4rC_0 + rcs_2 - \frac{R_0}{16}c - 16rC_0 - rcs_4 = 0$ , so  $s_2 = s_4 - \frac{7R_0}{16r} + 12\frac{C_0}{c}$ <u>oa</u>  $\frac{\partial a}{\partial s_3} = \frac{R_0 c}{4} + 8rC_0 + rcs_3 - \frac{R_0}{16}c - 16rC_0 - rcs_4 = 0$ , so  $s_3 = s_4 - \frac{3R_0}{16r} + 8\frac{C_0}{c}$ From  $s_1 + s_2 + s_3 + s_4 = L$ , we get  $4s_4 - \frac{25R_0}{16r} + 34\frac{C_0}{c} = L$ .  $s_1 = \frac{L}{4} - \frac{35R_0}{64r}$ +  $\frac{11}{6}$  $2c$  $s_2 = \frac{L}{4} - \frac{3R_0}{64r}$  $^+$  $7\mathcal{C}_0$  $2c$  $s_3 = \frac{L}{4} +$  $\frac{13R_0}{64r} - \frac{C_0}{2c}$  $s_4 = \frac{L}{4} +$  $rac{25R_0}{64r} - \frac{17C_0}{2c}$ 

#### **Problem #4 (Interconnect Optimization, 20 points)**

In the following figure (left), the driver is driving a very large load capacitor,  $C_L$ . The triplet  $(R, C, T)$  is (output resistance, input capacitance, output capacitance) of the gate. Since it is driving a large load cap, Michael inserts buffers as shown in the figure (right).



The size of Buf S is  $k^S$   $\times$ , so the triplet of Buf S is  $\left(\frac{R_0}{k^S}, k^S\cdot C_{in,0}, k^S\cdot C_{out,0}\right)$ . In other words, the size of Buf 1 is  $k \times$ , the size of Buf 2 is  $k^2 \times$ , the size of Buf 3 is  $k^3 \times$ , and so on. Michael found an optimal solution, so both  $k$  and  $n$  are optimal.

Answer the following questions. Assume  $n = 10$ .

(Correct: +5 points, No answer: 0 point, Wrong: -3 points)

- If I upsize Buf 5 from  $k^5 \times$  to  $B \times (B > k^5)$ , I should upsize Buf 3 too for optimal buffer insertion. (**True** / False)
- If I upsize Buf 5 from  $k^5 \times$  to  $B \times (B > k^5)$ , I should upsize Buf 7 too for optimal buffer insertion. (**True** / False)
- If  $C_L$  goes down and  $n$  is still 10, I should upsize Buf 5 for optimal buffer insertion. (True / **False**)
- If  $C_L$  goes down and I don't want to size the buffers, I should remove some of the buffers (i.e., reduce *n*) for optimal buffer insertion. (True / False)

# Problem #5 (Transmission Gates, 10 points)

Design the following function (draw a transmission-gate-level schematic) using transmission gates only. Available input:  $A, B, C, D, 0$  (GND), 1 (VDD).

$$
Y = \overline{A \cdot B \cdot (C \oplus D)}
$$

You can use the following symbols for transmission gates.

$$
X \bigtimes \overline{S} = X - \overline{C} - Y
$$
  

$$
S \qquad \qquad X \bigtimes \overline{Y} = X - \overline{C} - Y
$$
  

$$
S \qquad \qquad S
$$

# TGs <14: 10 points, <16: 7 points, <18: 4 points



#### **Problem #6 (Capacitive Coupling & STA, 20 points)**

The following figure shows four nets and their ground and coupling capacitances. You can estimate the delay of a net by  $R \cdot C_{eff}$  where R is the output resistance of the driver driving the net and  $C_{eff}$  is the effective capacitance of the net.



Assign four given signals  $(S_1, S_2, S_3, S_4)$  to the four nets for signal transmission. You should satisfy the given timing constraints.

- $R: 1k\Omega$  for all the drivers.
- All the drivers have the same arrival time, AT=0ps.
- $S_1$  and  $S_2$  always switch in the same direction.
- $S_3$  and  $S_4$  always switch in the same direction.
- $S_1$  (or  $S_2$ ) and  $S_3$  (or  $S_4$ ) always switch in opposite directions.





### **Problem #7 (Crosstalk & STA, 20 points)**

The following figure shows two nets and their coupling (Do not assume that they have the same length.) Notice that the coupling occurs on the right side of the dotted line, which is physically close to FF2 and FF4.



The following figure shows two waveforms when a crosstalk occurs between Net 1 (aggressor) and Net 2 (victim). If the potential of Net 2 is higher than  $0.1V_{DD}$ , signal inversion could happen in Net 2.

$$
V_{DD}
$$
\n
$$
0.1V_{DD}
$$
\n
$$
V_{T-1}
$$
\n
$$
V_{D} = 2
$$
\n
$$
V_{T-1}
$$

- $d_k$ : delay of Net  $k$   $(k = 1~2)$
- $s_k$ : setup time of  $FF_k$  ( $k = 1~1~2~$ )
- $h_k$ : hold time of  $FF_k$   $(k = 1-4)$
- $x_k$ : delay from the clock source to the clock pin of  $FF_k$  ( $k = 1~1~$ )
- $c_k$ : clk-to-Q delay of  $FF_k$   $(k = 1~1~2)$
- $T_{CLK}$ : clock period

(a) Derive a setup time constraint (inequality) related to the crosstalk for Net 2.

$$
x_1 + c_1 + d_1 + u_2 \le x_4 + T_{CLK} - s_4
$$

(b) Derive a hold time constraint (inequality) related to the crosstalk for Net 2.

$$
x_1 + c_1 + d_1 + u_1 \ge x_4 + h_4
$$

#### **Problem #8 (STA, 20 points)**

(a) (5 points) For the setup time analysis, we defined "slack" as "slack = required time  $$ arrival time". In this case, the required time is the time by which the signal should arrive. A positive slack means no timing violation and a negative slack means a timing violation.

Can you define "slack" for the hold time analysis in a similar way? For the hold time analysis, the required time is the time after which the signal should arrive. The goal is to make the slack positive if there is no hold-time violation and negative if there is a holdtime violation.

slack = arrival time – require time.

(b) Answer the following questions for the "hold-time" slack. WNS is the worst negative "hold-time" slack (the smallest slack similar to the definition of WNS for the setup time analysis) and TNS is the total negative "hold-time" slack (the sum of the negative slacks).

(Correct: +3 points, No answer: 0 point, Wrong: -2 points)

- "WNS = TNS" could happen. (**True** / False)
- "WNS < TNS" could happen. (True / **False**)
- "WNS > TNS" could happen. (**True** / False)
- "WNS > 0 and TNS < 0" could happen. (True / **False**)
- "TNS ≪ 0" could happen if many paths have very small delays. (**True** / False)